# A Precision Capacitance-to-Digital Converter With 16.7-bit ENOB and 7.5-ppm/°C Thermal Drift

Ruimin Yang, Michiel A. P. Pertijs, Senior Member, IEEE, and Stoyan Nihtianov, Senior Member, IEEE

Abstract—This paper presents a high-precision capacitanceto-digital converter (CDC) for displacement measurement in advanced industrial applications, based on a charge-balancing third-order delta-sigma modulator. To achieve high precision, this CDC employs a precision external resistive reference and a quartz-oscillator-based time reference instead of a reference capacitor. To minimize the error contribution of the CDC circuitry, various precision circuit techniques, such as chopping and auto-zeroing, are applied at both system and circuit level. Measurement results of the prototype realized in 0.35-μm CMOS technology show that the CDC achieves an rms resolution of 42 aF across a capacitance range from 6 to 22 pF, corresponding to an effective number of bits (ENOB) of 16.7 bit. The conversion time for one measurement is 10.5 ms, during which the CDC consumes 230  $\mu$ A from a 3.3-V single supply. The measured thermal stability is within ±7.5 ppm/°C across a temperature range from 20 °C to 70 °C, which represents a significant improvement compared to the state of the art. After a two-point calibration, all ten measured samples from one batch show absolute accuracy below ±25 fF across the entire capacitance measurement range.

Index Terms—Capacitance-to-digital converter (CDC), capacitive sensor interface, delta-sigma modulator, displacement measurement, high precision, industrial applications.

## I. INTRODUCTION

In HIGH-PRECISION mechatronic systems, such as lithography machines (Fig. 1), the position of critical elements has to be determined with sub-nanometer precision, while periodic recalibration is not feasible due to the harsh and/or inaccessible environment. In addition, the volume and the power budget for a position measurement system are limited in order to reduce the machine complexity and to prevent the generation of heat. In such applications, capacitive displacement sensors are attractive, since they are small and consume limited static power [1]. Due to the noisy industrial environment, the sensor interface electronics have to be integrated with the sensor head to provide a robust digital output.

To digitize the capacitance  $C_x$  of a precision displacement sensor, a precision reference is required, which can either be a physical reference capacitor  $C_{\text{ref}}$ , or a reference capacitance constructed using a combination of other references, such as resistors, inductors, time references, current references, and

Manuscript received April 9, 2017; revised June 25, 2017; accepted July 22, 2017. Date of publication September 15, 2017; date of current version October 23, 2017. This paper was approved by Associate Editor Dennis Sylvester. (Corresponding author: Ruimin Yang.)

The authors are with the Faculty of Electrical Engineering, Mathematics and Computer Science, Delft University of Technology, 2628 CD Delft, The Netherlands (e-mail: ruimin.yangnl@gmail.com).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2017.2734900



Fig. 1. Lithography machine in which the wafer stage is dynamically aligned with the lens columns by measuring its small displacement/vibration.

voltage references. The combination of these references then generates an equivalent reference capacitance.

Most recently reported capacitance-to-digital converters (CDCs) employ a physical reference capacitor. Their operating principles include period modulation [2], [3], delta-sigma modulation [4]–[6], successive approximation [7], dual-slope conversion [8], and iterative delay-chain discharging [9]. When references other than capacitance are used, the CDCs are mainly oscillator-based circuits in which the sensor capacitance together with non-capacitive reference component (resistor, inductor) defines the oscillation frequency that is digitized by a time-to-digital converter [10]–[12].

While many of the CDCs with a capacitive reference demonstrate good resolution, measurement speed, and energy efficiency, their precision is ultimately limited by the quality of the capacitive references used. A survey of commercially available reference components [13] shows that most capacitive references, whether integrated or discrete, show thermal drifts above 30 ppm/°C, while their absolute inaccuracy without calibration can be more than 1%. Only dedicated capacitance standards achieve a temperature coefficient below 10 ppm/°C and small tolerances [14], but their cost and size are unattractive for sensor applications.

Oscillator-based CDCs ideally can employ more stable and accurate references, such as a resistive reference and a frequency reference. Both resistive references and frequency references are commercially available with sufficient accuracy and stability over temperature and time. In this work, the combination of a metal foil resistor [15] with a temperature coefficient of 2 ppm/°C  $\pm 2.5$  ppm/°C across a wide temperature range and a quartz crystal oscillator with 0.2-ppm/°C

thermal drift [16] is selected to generate an effective reference capacitance with better than 5-ppm/°C stability and high accuracy. This concept was proposed and evaluated by Yang and Nihtianov [13], [17], and Yang *et al.* [18]. This paper provides a comprehensive description of the design, details on the techniques used to mitigate the various error sources, and new results of the experimental evaluation of the prototype's resolution, transfer function, thermal stability, and long-term drift.

Furthermore, to achieve a performance level of the CDC defined mainly by the implemented references, care needs to be taken to reduce the effect of the interface electronics imperfections on the total error. This paper addresses this challenge by presenting an integrated precision CDC based on a charge-balancing incremental  $\Delta \Sigma$  modulator that employs an active integrator as well as various precision circuit techniques to reduce the sensitivity to parasitic components.

This paper is organized as follows. Section II presents the operating principle of the proposed precision CDC. Section III analyzes its noise. Section IV details the circuit implementation, focusing on the precision circuit techniques applied. Experimental results of a prototype chip, which demonstrate superior precision while maintaining reasonable energy efficiency compared to the state of the art, are shown in Section V.

#### II. OPERATING PRINCIPLE

For our target application, a CDC architecture needs to be selected that can be designed to introduce negligible errors, so that the precision is limited by the references, and that can provide a resolution in line with the precision. With the target capacitive sensor (10- $\mu$ m nominal distance between the two sensor plates, each with a diameter of 20 mm), we aim for a measurement range of more than  $\pm 5 \mu m$  around the nominal distance with sub-nanometer resolution. This translates to a capacitance range of above 15 pF and an attofarad range resolution, which corresponds to a effective number of bits (ENOB) of above 15 bits. Additionally, we aim for the CDC to be able to handle up to 10 pF of parasitic capacitance without sacrificing the performance, allowing it to interface with an off-chip sensor capacitance with associated parasitic capacitance. CDCs achieving this level of resolution have been reported that are based on delta-sigma modulators [5], [6], and on relaxation oscillators [2], [19]. The ratio-metric nature of these CDCs, typically implemented by means of charge balancing using an active integrator, in combination with the use of offset cancellation or auto-calibration techniques, gives these CDCs the potential to achieve high precision.

A block diagram of the charge-balancing incremental  $\Delta \Sigma$  modulator proposed in this paper is shown in Fig. 2 along with typical waveforms. The reference resistance  $R_{\rm ref}$  is converted into current  $V_{\rm ref}/R_{\rm ref}$  by a resistance-to-current converter (RIC) using a reference voltage  $V_{\rm ref}$ . After an initial reset, this current is continuously integrated by an active integrator. The sensor capacitor  $C_x$  is incorporated in a switched-capacitor circuit, which causes a charge  $-C_x V_{\rm ref}$  to be integrated if the modulator's bitstream output (bs) is one, in order to balance the charge contributed by the reference current. This charge-balancing operation is synchronized to the crystal clock. Every clock



Fig. 2. Block diagram of the proposed precision CDC, based on a charge-balancing delta-sigma modulator with resistor/time reference, with typical waveforms at critical nodes.

cycle, a clocked comparator detects the polarity of integrator's output and thus generates a bit of the output bitstream bs that determines whether  $-C_x V_{\text{ref}}$  will be integrated in the next clock cycle. Due to this negative feedback, if the loop is operated for large number of clock cycles N, the accumulated charge in the integrator is approximately zero, meaning that on average, the reference current is balanced by the charge supplied by  $C_x$ 

$$N\frac{V_{\text{ref}}}{R_{\text{ref}}}t_{\text{ref}} = N_1 V_{\text{ref}} C_x \tag{1}$$

where  $t_{ref}$  is the duration of one period of the quartz crystal oscillator and  $N_1$  is the number of clock cycles during which bs was one. The average value of the bitstream, determined using a decimation filter, can be written as

$$\mu = \frac{N_1}{N} = \frac{t_{\text{ref}}}{C_x R_{\text{ref}}}.$$
 (2)

In this expression  $\mu$  is inversely proportional to  $C_x$ , which is a result of the fact that  $C_x$  is placed in the feedback path of the  $\Delta\Sigma$  modulator. However, this makes  $\mu$  proportional to the measured displacement d (when  $d \sim 1/C$  is the distance between the two parallel plates of the measured capacitor). Another advantage of this solution is the continuously running reference current, preventing clock jitter and the switching transients from limiting the resolution and precision. From this average,  $C_x$  can be easily calculated in the digital domain

$$C_{x} = \frac{t_{\text{ref}}}{\mu R_{\text{ref}}}.$$
 (3)

This expression is independent of the exact value and the drift of  $V_{\rm ref}$ , provided that  $V_{\rm ref}$  drifts much slower than the conversion time. Ideally, if errors associated with the charge balancing are minimized, the precision of the measurement is purely determined by the resistive and time references used. In our design, we use a reference resistance of 400 k $\Omega$  and a reference measurement time period of 10 ms to enable capacitance measurement in the targeted range up to 22 pF. This measurement time corresponds to 2000 clock cycles of a 200-kHz reference clock.

## III. NOISE ANALYSIS

The resolution of the CDC is limited by a combination of quantization noise and thermal noise, both of which decrease when the number of clock cycles per conversion N is increased. In an energy-efficient design, energy should primarily be spent on getting the thermal noise at the desired level, while the quantization noise level, which can



Fig. 3. Simplified circuit diagram of the front-end stage, including the main noise sources.

typically be reduced at a more modest cost in terms of energy consumption, should be designed to be below the thermal noise level [20], [21].

The main thermal-noise contributors are the RIC, the amplifier of the active integrator, and the switches associated with  $C_x$ , which contribute kTC noise (Fig. 3). Noise introduced by sources after the integrator is attenuated by the gain of the integrator when referred to the input, and is therefore negligible.

As shown in Fig. 3, an active RIC built around an operation transconductance amplifier (OTA) is used to generate the reference current  $V_{\rm ref}/R_{\rm ref}$ , rather than directly connecting  $R_{\rm ref}$  to the virtual ground of the integrator, so as to prevent transients at the virtual ground of the integrator from affecting the reference current. This circuit is associated with two main noise sources: the thermal noise of the reference resistor  $R_{\rm ref}$  and the equivalent input voltage noise  $v_{n,\rm iref}$  of the OTA, which is approximately  $16~{\rm kT}/3g_m$ , assuming it is dominated by the OTA's input differential pair with transconductance  $g_m$  [22]. The resulting current noise density is

$$I_{n,eq}^2 = \frac{4kT}{R_{\text{ref}}} + \frac{16kT}{3g_m R_{\text{ref}}^2}.$$
 (4)

The integration of this noise during a time period  $t_{ref}$  is equivalent to a sinc filter in the frequency domain with transfer function

$$H(f, t_{\text{ref}}) = t_{\text{ref}} \operatorname{sinc}(f t_{\text{ref}}) = t_{\text{ref}} \frac{\sin(\pi f t_{\text{ref}})}{\pi f t_{\text{ref}}}.$$
 (5)

Therefore, the mean-squared noise charge due to the current noise can be calculated as

$$\overline{Q_{n1,\text{Iref}}^2} = t_{\text{ref}}^2 \int_0^\infty I_{n,eq}^2 \cdot H^2(f, t_{\text{ref}}) df = \left(\frac{4kT}{R_{\text{ref}}} + \frac{16kT}{3g_m R_{\text{ref}}^2}\right) \times \frac{t_{\text{ref}}}{2}.$$
(6)

The noise charge associated with the switched-capacitor operation can be estimated as [19]

$$\overline{Q_{n2,Cx}^2} = kTC_x \left( 1 + \frac{x}{1+x} + \frac{4/3}{1+x} \right) \tag{7}$$

where  $x=2R_{\rm ON}g_m$  defines the relative noise contribution of the OTA compared to the ON-resistance  $R_{\rm ON}$  (2 k $\Omega$ ) of



Fig. 4. Noise in the measured capacitance as a function of the number of operating cycles *N*, both due to thermal noise and due to the quantization noise of a second-order and a third-order modulators.

switches. The first term in (7) ( $kTC_x$ ) represents the noise charge sampled when switches  $S_1$  open. The second and third term represent the noise charge associated with the sampling of the noise of the switches and OTA, respectively, when switches  $S_2$  open.

Assuming that these noise sources are uncorrelated, the mean-squared noise charge averaged over the N operating cycles of the modulator equals

$$\frac{Q_{n,\text{final}}^2}{Q_{n,\text{final}}^2} = \frac{Q_{n1,\text{Iref}}^2 + Q_{n2,Cx}^2}{N}.$$
(8)

The equivalent rms noise  $\sigma_{Cx}$  in the measured capacitance can then be found by comparing this to the signal charge  $V_{\text{ref}}C_x$ 

$$\sigma_{Cx} = \sqrt{\frac{Q_{n1,\text{Iref}}^2 + Q_{n2,Cx}^2}{N \cdot V_{\text{ref}}^2}}.$$
 (9)

This is plotted as a function of N in Fig. 4, where  $V_{\text{ref}}$  is 1.65 V,  $C_x$  is 10 pF,  $R_{\text{ref}}$  is 400 k $\Omega$ , and  $g_m$  is 400  $\mu$ S. To achieve a resolution of around 17 bits (42-aF rms with a 16-pF capacitance range), at least 2000 cycles are needed.

It is worth to mention that the impact of clock jitter of the frequency reference is negligible due to the following reasons.

- 1) The switched-capacitor network around  $C_x$  is designed to settle accurately, as a result of which jitter on the clock edges leads to negligible errors in the amount of charge transferred to the integrator.
- 2) The reference current is not switched, but integrated continuously throughout the entire measurement time (~10.5 ms), as a result of which the effect of the clock jitter (in the range of picosecond) is readily negligible.

Fig. 4 also shows the quantization noise expressed in terms of an equivalent rms capacitance resolution, based on a behavior simulation of a second-order and a third-order modulator. At the mentioned number of 2000 cycles, the quantization noise of a second-order modulator is larger than the thermal noise, while that of a third-order modulator is well below the thermal noise. Therefore, the latter has been selected for the design. To reduce system complexity, a second-order modulator could be adopted, but this would have to be run



Fig. 5. Block diagram of the precision CDC based on a third-order delta-sigma modulator.

at a larger number of cycles to reach the targeted resolution, at the expense of higher energy consumption.

A block diagram of the modulator is shown in Fig. 5. A feed-forward loop filter is used to reduce the output swing of the integrators and thus improve the linearity of the system [21], [23]. A direct feed-forward path from the input to the quantizer is omitted, as it requires duplicating the sensor capacitor which significantly complicates the circuit without significantly reducing output swing [4], [23]. The values of the loop coefficients (shown in Fig. 5) are defined such that the zeros are all at dc.

With the selected loop coefficients, the CDC loop is stable within an input range from 0.2 to 0.75 of the full scale. To accommodate the desired capacitance range of the application (6 to 22 pF), the reference current is designed to be around 1.25  $\mu$ A. A circuit level simulation shows that the output swing of the first integrator is within  $\pm 450$  mV, while the swing at the second and third integrators are within  $\pm 300$  mV and  $\pm 250$  m, respectively. Simulation also shows that the gain of the first integrator is above 120 dB within this output swing range, which guarantees the required linearity of the integrator.

# IV. PRECISION CIRCUIT IMPLEMENTATION

A simplified schematic of the proposed CDC is shown in Fig. 6, including the precision RIC, an auto-zeroed first integrator, a second and third integrator (details of which have been omitted for simplicity), and a clocked comparator. A timing diagram of the various signals involved is also shown in Fig. 6. Although the capacitor to be measured  $(C_x)$ is single ended, a pseudo-differential topology is used to minimize errors due to charge injection of the switches. To this end, a replica input network (shown in gray) is used, which, in contrast with Cx, is switched between ground and ground, rather than between ground and  $V_{ref}$ , to prevent it from contributing charge to the integrator. A replica of the output stage of the RIC balances the parasitic capacitance at the differential inputs without contributing current. A switchedcapacitor (SC) network built around a capacitor  $C_{rep}$  that is nominally equal to  $C_x$  reduces differential charge-injection errors without contributing signal charge.

To reduce systematic errors due to the asymmetry of the circuit, such as offset and charge-injection mismatch, system-level chopping is implemented by reversing the polarity of the input signals (including both the SC network and the reference current) and of the bitstream bs. The system-level

choppers are operated at a frequency  $f_{\text{chop}}$  that is a fraction of the frequency reference  $f_{\text{ref}}$ , such that two chopper periods fit within one conversion cycle, as shown in Fig. 6 [25]. An auto-zeroing (AZ) network at the input of first integrator reduces errors due to the overdrive voltage at the virtual ground associate with the integrator of  $I_{\text{ref}}$ . The motivation for applying AZ and details of the various building blocks will be discussed below.

### A. Precision Resistance-to-Current Converter

A detailed circuit diagram of the precision RIC is shown in Fig. 7. To allow a reasonable resistance of  $R_{ref}$ , a scaled reference voltage  $V_{\text{ref}_{\text{I}}}$  (0.5 V) is used in the RIC, which is derived from  $V_{\text{ref}}$  (1.65 V) that is applied to the sensor capacitor. The scaling is done by a resistive divider consisting of two precision resistors. Due to the good matching of these resistors, this resistive divider has negligible impact on the precision of the CDC. The RIC uses feedback to realize a large output impedance, so as to minimize errors due to transients ( $V_{\rm spike}$ ) at the integrator's virtual ground associated with the switched-capacitor operation. To accurately copy the reference voltage  $V_{\text{ref}_1}$  to the reference resistor  $R_{\text{ref}}$ , a two-stage Miller-compensated amplifier (A1 and A2) with more than 120-dB dc gain is used. Its first stage A<sub>1</sub> is a standard folded-cascode amplifier with PMOS input pair and is chopped by a nested-chopper pair, operated at 50 and 1 kHz, respectively, to modulate offset and 1/f noise away from dc [26], where they are filtered out by the  $\Delta \Sigma$  modulator and its decimation filter. The second stage A2, which consists of an NMOS input pair with current-mirror load, converts the differential signal into a single-ended output to drive output transistor M<sub>1</sub>. Its offset and noise are suppressed by the large gain of  $A_1$  and are thus negligible.

Due to the finite output impedance of the RIC, transient signals at the virtual ground of the first integrator will cause voltage transients at the reference resistor. This will lead to variations in  $I_{ref}$ , which may be affected by changes in humidity, temperature, etc., due to the sensitivity of the parasitic capacitance  $C_p$  associated with the reference resistor to such environmental effects. To prevent this from limiting the CDC's stability, it is required that the RIC has enough loop gain to stabilize the voltage across  $R_{ref}$ , and enough output impedance, in the gigaohm range, to suppress the transient signals at the source of M<sub>1</sub> such that the error current has negligible effect on the accuracy. Moreover, to suppress errors due to transients at the virtual ground, a high dc gain is not sufficient. The frequency of these transients is determined by the 200-kHz clock of the modulator. As a consequence, it is required that the current source should have enough output impedance up to 200 kHz and its harmonics. In principle, this can be achieved by increasing the bandwidth of the two-stage amplifier. However, this is difficult due to the parasitic pole associated with the capacitance  $C_p$ . To nevertheless provide sufficient output impedance at high frequencies, a cascode transistor M<sub>2</sub> is added, which is regulated by a high-bandwidth amplifier A<sub>3</sub>, which consists of a PMOS differential input pair with current-mirror load. Thus, transients at 200 kHz are



Fig. 6. Simplified circuit diagram of the proposed precision CDC including the associated timing diagram.



Fig. 7. Circuit diagram of the precision RIC.

suppressed by more than 40 dB. Simulation of the overall CDC shows that this suppression is enough for the required precision.

The RIC consumes 50- $\mu$ A current from 3.3-V supply. Fig. 7 also shows the replica RIC required for the pseudo-differential implementation shown in Fig. 6. It employs the



Fig. 8. Circuit diagram of the first integrator OTA with input CMFB and gain boosting.

same output structure as the main RIC. While this replica does not balance the impedance perfectly, since the replica is not biased, it provides matched parasitic capacitances at the inputs of the integrator.

#### B. First Integrator

The fully differential OTA used in the first integrator is shown in Fig. 8. It employs a folded-cascode topology with a PMOS input pair  $M_{1,2}$ . To ensure that the leakage of the integrator due to the OTA's finite gain is negligible and to provide enough suppression of the errors of later stages, gain boosting is used to achieve a dc gain of above 140 dB. For this purpose, two booster amplifiers GB<sub>P</sub> and GB<sub>N</sub> regulate the drain voltage of  $M_{15}$  and  $M_{16}$  to  $V_{cm,p}$  and that of  $M_9$ and  $M_{10}$  to  $V_{cm,n}$  are added, ensuring a very high output impedance of the main amplifier [27], [28]. The CDC is designed to measure external capacitance; hence, it needs to handle a relatively large parasitic capacitance of up to 10 pF, due to the connection to off-chip components, including the wires and the parasitic capacitance of the external capacitor. To ensure sufficient settling accuracy [settling errors less than (1/2) LSB], the OTA is designed with a bandwidth above 7 MHz at 12-pF capacitive load at all corners, leading to a current consumption of 108  $\mu$ A from the 3.3-V supply.

The use of the replica SC network, although it balances out errors due the charge injection of the switches, may introduce errors if the voltage across it is not held constant. The high gain and AZ of the first integrator's OTA (as will be discussed in the following) ensures that the overdrive voltage at its input will not lead to significant voltage variation across the replica network. Variation in the input common-mode voltage, however, also leads to errors, in particular to non-linearity, due to the pseudo-differential input configuration, in which  $C_x$  will vary for different displacement, while  $C_{\text{rep}}$  on the replica path is fixed. To minimize such errors, the input common-mode voltage is held constant by an input common-mode

feedback (CMFB) circuit. This is realized by adding two extra transistors ( $M_3$  and  $M_4$ ) at the input, whose gates are connected to the desired common-mode level  $V_{\rm cm}$ . These transistors regulate the input common-mode voltage by stealing tail current from the input pair. The current through these two transistors is copied to the output stage, which doubles the bandwidth of the CMFB loop [3]. The output common-mode voltage is defined during the reset phase, when the OTA is operated in a unity-gain configuration and hence the output common-mode voltage becomes  $V_{\rm cm}$ .

## C. Auto Zeroing

Given that the RIC is continuously connected, an overdrive voltage  $V_{\rm od}$  appears at the virtual ground of the first integrator due to the limited transconductance  $G_m$  of the OTA (Fig. 9)

$$V_{\rm od} = \frac{I_{\rm ref}}{G_m} \left( 1 + \frac{C_L}{C_{\rm int}} \right) \tag{10}$$

where  $I_{\text{ref}}$  is the current provided by the RIC and the additional factor  $I_{\text{ref}}/g_m C_L/C_{\text{int}}$  is due to the current  $I_L$  provided to the load capacitance  $C_L$ . Since this overdrive voltage is always present at the virtual ground of the integrator, it will be sampled by the SC feedback and thus lead to a charge error  $Q_e$ 

$$Q_e = V_{\text{od}} C_x = \frac{I_{\text{ref}} C_x}{g_m} \left( 1 + \frac{C_L}{C_{\text{int}}} \right). \tag{11}$$

Since the desired signal charge equals  $V_{\text{ref}}C_x$ , this error charge leads to a relative error in the measured capacitance of  $V_{\text{od}}/V_{\text{ref}}$ . This error is a function of the transconductance of the OTA. Hence, it is temperature dependent, leading to thermal drift.

A potential solution to reducing the overdrive voltage is to adopt a two-stage Miller-compensated amplifier instead of a single-stage OTA. Since the first stage of such an amplifier now drives the Miller capacitor instead of the integration capacitor, this reduces the input overdrive voltage by the ratio



Fig. 9. Single-ended equivalent circuit of the auto-zeroed first integrator. (a) During AZ. (b) During integration.

of the integration capacitor and the Miller capacitor. This ratio would be limited to about 25-fold in our design and does not reduce the overdrive sufficiently.

Therefore, instead, the overdrive is reduced by periodically AZ the front-end integrator, as shown using an equivalent single-ended circuit in Fig. 9. During the AZ phase [Fig. 9(a)], the modulator is "frozen" (the state of the integrators is preserved) and  $V_{\rm od}$  is stored on AZ capacitors  $C_{\rm AZ1}$  and  $C_{\rm AZ2}$ . After the AZ, the modulator resumes its normal operation while  $V_{\rm od}$  is compensated for by the voltage stored on the AZ capacitors [Fig. 9(b)]. To eliminate errors due to the load current  $I_L$ , which is not same during AZ and normal operation, source followers are added at the outputs of the integrator to provide the load current. Offset errors introduced by these source followers are negligible, as they are attenuated by the front-end integrator. Besides canceling  $V_{\rm od}$ , the AZ also reduces differential and common-mode input offset of the integrator.

In addition to reducing the overdrive voltage, the AZ also helps to reduce errors due the finite gain and offset of the input CMFB circuit. As mentioned, since  $C_x$  is a varying sensor capacitance while  $C_{\text{rep}}$  is fixed, any input common-mode variation will lead to errors. The AZ circuit samples and subtracts such variations and thus improves the linearity of the CDC.

Fig. 10 shows how this AZ operation is embedded in the overall timing of a conversion. During the AZ phase, all other switches are OFF, so as to freeze the states of the integrators. After the AZ phase, the CDC resumes its normal operation. The system-level chopping only happens at the rise edge of AZ signal, so that the overdrive voltage due to the continuous current source can be compensated by the following AZ operation.

The dimensioning of the AZ capacitor involves a trade-off between die size, measurement time, and noise contribution. A larger AZ capacitance occupies a larger die size and requires a longer settling time, thus increasing the overall measurement time and degrading the energy efficiency. Reducing the AZ capacitance, however, increases the kT/C noise associated with the AZ operation [13]. In our design, an AZ capacitance of 10 pF is selected, which results in a noise contribution comparable to that of the sensor capacitor, given by (7). Since the noise contribution of the RIC, given



Fig. 10. Timing diagram of the proposed precision CDC with auto-zeroed front-end integrator and system-level chopping.

by (6), is dominant, the AZ operation has negligible impact on the resolution of the CDC.

#### D. Other Building Blocks

Since the errors of the second and the third integrator are shaped by the first integrator, the requirements for these stages are relaxed. For this reason, their sampling capacitors are designed 4 times smaller than those of the first stage to reduce power consumption [4], [23], [29]. They employ fully differential folded-cascode OTAs (Fig. 11), with a CMFB loop that adjusts the input tail current to keep the output common-mode voltage, sensed using a switched-capacitor network [30], [31]. The integrators are designed to drive a 2.5-pF capacitive load with a unity-gain bandwidth of 5 MHz. Their dc gain is above 80 dB at all working conditions. They consume 20  $\mu$ A each from a 3.3 V single supply.

The comparator consists of a pre-amplifier with  $10 \times \text{gain}$  and an analog latch followed by a digital flip-flop. It guarantees a reaction time of less than 3  $\mu \text{s}$  while consumes 10  $\mu \text{A}$  from a 3.3-V single supply.

#### V. EXPERIMENTAL RESULTS

The CDC was implemented in a 0.35- $\mu$ m 4P3M CMOS process. It occupies an area of 6 mm<sup>2</sup>; including the pad



Fig. 11. Circuit diagram of the OTAs of the second and third integrators.



Fig. 12. Chip microphotograph of the precision CDC.



Fig. 13. Measured 65536-point FFT of the output digital bitstream with Kaiser window (frequency normalized to the average sampling frequency  $f_s = 200$  kHz). The inset plot shows resolution of the CDC as a function of the number of cycles N that is used to obtain a single decimated output.

ring (Fig. 12). The overall size of the chip is limited by the pad ring, due to test features included on the chip. The size of the CDC circuit is less than 2 mm<sup>2</sup>, which in the future can be substantially reduced by layout optimization and removal



Fig. 14. Measurement setup for thermal stability. (a) Block diagram of the measurement setup. (b) Setup for stabilizing the temperature of the CDC. (c) Calibration scheme for compensating the cabling and parasitic effects of the external capacitance meter.

of test features, such as two 10-pF test capacitors. The chip consumes 230  $\mu$ A from a 3.3-V supply. The first integrator draws the most current (108  $\mu$ A) as it needs to handle large parasitic capacitance at the input and directly determines the overall precision performance. The RIC consumes 50  $\mu$ A because it also directly affects the precision of the CDC. The second and third integrators consume 20  $\mu$ A each, because they handle relatively small load (2.5 pF) and their error can be suppressed by the front-end stage(s).



Fig. 15. (a) Measured thermal drift of the off-chip capacitor, using both the designed CDC chip and an external precision capacitance meter. (b) Measurement error with respect to the external capacitance meter. The slope is the thermal drift of the CDC chip. (c) Calculated thermal drift of the CDC chip per measurement temperature range. (x-axis shows the ranges: 1st range: 20 °C–30 °C, 2nd range: 30 °C–40 °C, 3rd range: 40 °C–50 °C, 4th range: 50 °C–60 °C, and 5th range: 60 °C–70 °C.) (d) Capacitance noise at different temperatures obtained by taking standard deviation of 50 successive measurements.



Fig. 16. (a) Measured thermal drift with on-chip PIP capacitor. (b) Capacitance noise at different temperatures obtained by taking standard deviation of 50 successive measurements.

Finally, the comparator draws 10  $\mu$ A. The biasing circuit, source followers, and on-chip digital circuits consume an additional 22  $\mu$ A. For flexibility, the Sinc4 decimation filter was implemented off-chip in a field programmable gate array (FPGA).

#### A. Resolution

Fig. 13 shows a 65536-point FFT of the modulator's output bitstream, demonstrating third-order noise shaping.

To determine the resolution of the CDC, the standard deviation of the decimated output bitstream is measured and translated into an equivalent rms noise level on the measured capacitance. The inset of Fig. 13 shows a function of the number of cycles N used to obtain a single decimated output. For small N, the quantization noise dominates. With increasing N, the resolution improves by about 21 dB/octave. After about 500 cycles, thermal noise becomes dominant causing the slope to reduce to about 3 dB/octave. At N = 2000, corresponding

to a conversion time of 10.5 ms, an input-referred noise of 42 aF is reached, with corresponds to an ENOB of about 16.7 bits in input range of 16 pF (6 to 22 pF). With the target capacitive sensor (10- $\mu$ m nominal distance between the two sensor plates, each with a diameter of 20 mm), this translates to a displacement measurement range of 4.5 to 16.5  $\mu$ m with a displacement resolution of 42 pm.

# B. Thermal Stability Measured With an Off-Chip Ceramic Capacitor

The thermal stability of the proposed CDC is determined by measuring an off-chip C0G ceramic capacitor with both the CDC and an external precision capacitance meter (Andeen-Hagerling A2700 [32]) at several temperature points. Thus, the thermal drift of the capacitor is calibrated using the precision capacitance meter, allowing the drift introduced by the CDC to be determined.

A block diagram of the measurement setup is shown in Fig. 14(a). The CDC, the precision references, and the measured capacitor are located in a climate chamber in which the temperature is swept from 20 °C to 70 °C in steps of 10 °C. The whole setup is in good thermal contact with an aluminum block, which minimizes temperature gradients in the setup [Fig. 14(b)]. The temperature of this block is monitored by a commercial Pt-100 temperature sensor, read out by a Keithley 2000 digital multimeter. Before the capacitance measurements are performed, sufficient time (>2 h due to the large thermal mass employed in the measurement setup) is allowed for thermal stabilization of the setup at each temperature step.

Parasitic capacitances due to the connection wires (e.g., the connection between the capacitance meter and the PCB/capacitor) contribute to temperature-dependent measurement errors. These parasitic capacitances are calibrated out using the scheme shown in Fig. 14(c). The precision capacitance meter is connected to the measurement PCB via a four-wire connection to eliminate errors due to the impedance of the connection wires. In addition, an open calibration is performed before each measurement with the help of a set of switches  $S_1$  to  $S_4$  to determine the parasitic capacitance on the PCB from the four-wire connections to the capacitor  $C_x$ , which is subtracted from the subsequent readings of the capacitance meter.

Fig. 15(a) shows both the CDC and the external capacitance meter measurement results at different temperatures for three samples of the chip. Taking the measurement results of the external capacitance meter as reference, Fig. 15(b) shows the calculated measurement error introduced by the CDC chip, the slope of which represents thermal drift. In Fig. 15(c), this slope is shown for the different temperature steps (1st: 20 °C to 30 °C, 2nd: 30 °C to 40 °C, etc.). All chips show similar drift within  $\pm 7.5$  ppm/°C from 20 °C to 70 °C. Fig. 15(d) shows the noise (standard deviation of 50 successive measurements) in this measurement, which is in good agreement with the expected noise level. The non-linear behavior, corresponding to a positive drift at low temperatures and a negative drift at high temperatures, is unexpected. It does not comply with the thermal characteristic of the reference resistor. To explore



Fig. 17. (a) Measured long-term drift of the CDC under stable temperature and humidity environment. (b) Measured noise spectrum of the proposed CDC. (Results are decimated by Sinc4 filter.)

Normalized Frequency (F/Fs)

10

10<sup>-5</sup>

this further, another stability measurement has been performed using an on-chip capacitor.

# C. Thermal Stability Measured With an On-Chip Capacitor

The thermal stability is measured with an on-chip polyinsulator-poly (PIP) capacitor using a similar measurement setup. At each stabilized temperature, the on-chip capacitance is measured by the CDC. The results are shown in Fig. 16(a), along with the associated noise level in these measurements [Fig. 16(b)], for ten samples of the chip, all of which show a temperature drift around +24 ppm/°C. This includes the drift of the on-chip PIP capacitor, which cannot be separately measured in this experiment, but is specified to have a temperature coefficient of approximately +30 ppm/°C [33]. Therefore, the thermal drift contributed by the CDC is estimated to be around -6 ppm/°C across the entire temperature range.

This result differs from the drift measured using the external ceramic capacitor. Detailed simulations show that the difference can largely be explained by coupling of bit-



Fig. 18. (a) Measured transfer characteristics of the CDC and the capacitance meter. (Only three chips are shown for simplicity.) (b) Calculated measurement error of the CDC as a function of input capacitance. (c) Absolute error of the CDC measurement after batch calibration, i.e., calibrating one chip (Chip 2) at two points (6 and 22 pF) and applying the result to all other chips.

stream output to the input of the CDC via the electrostatic discharge (ESD) circuitry in the pad ring. This coupling is present when the CDC is configured to measure an off-chip capacitor, not when it measured the on-chip PIP capacitor, and introduces a signal-dependent error that can explain the non-linearity shown in Fig. 15(b). This coupling can be reduced by partitioning the pad ring so that the pads connected to the off-chip capacitor do not share the same ESD supply as the bitstream pad. Fortunately, even with the nonlinearity error, the CDC chip still demonstrates a thermal stability in line with our target.

## D. Long-Term Stability

The CDC is designed for a high-precision industrial application that only allows recalibration of the system every few days. Hence, it is important that the CDC maintains the precision within the calibration intervals. A main source of the drift is the 1/f noise of the transistors. Therefore, to determine the long-term stability of the CDC, the on-chip PIP capacitor was measured for 116 h such that the drift of the CDC can be evaluated down to a frequency range of microhertz. During this measurement, temperature and humidity in the climate chamber were kept constant such that the measurement will show purely the effect of the 1/f noise. Since the temperature coefficient of the on-chip capacitor is in the order of 30 ppm/°C, the temperature variation of the measurement setup should be smaller than 30 mK, so that errors due to temperature variation are less than 1 ppm. To guarantee this, a big Aluminum block is used to stabilize the temperature of the setup. Its temperature is monitored

| TOR WHICH FIELD BELOW IN THE OWNER OF THE OWNER OF THE OWNER OF THE OWNER OWNE |                       |                       |             |            |            |            |            |                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-------------|------------|------------|------------|------------|-----------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | [3]                   | [4]                   | [5]         | [6]        | [34]       | [35]       | [36]       | This work             |
| Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.16 μm               | 0.35 μm               | 0.35 μm     | 0.18 μm    | 0.35 μm    | N/A        | 0.32 μm    | 0.35 μm               |
| Reference(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Current and frequency | Current and frequency | Capacitive  | Capacitive | Capacitive | Capacitive | Capacitive | Resistive<br>and time |
| Sensor<br>capacitance<br>(pF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 to 8                | 0 to 6.8              | 8.4 to 11.6 | 0 to 24    | 0.8 to 1.2 | 13 to 21   | 0 to 0.256 | 6 to 22               |
| Conversion time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.21 ms               | 7.6 ms                | 20 ms       | 230 ms     | 50 μs      | 20 ms      | 0.38 ms    | 10.5 ms               |
| ENOB (bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10.6                  | 13.5                  | 13.8        | 15.44      | 8.8        | 18.2       | 6.8        | 16.7                  |
| Temperature coefficient (ppm/°C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N/A                   | N/A                   | N/A         | N/A        | 300        | 26         | 300        | 7.5                   |
| Absolute inaccuracy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | N/A                   | N/A                   | N/A         | N/A        | N/A        | 0.05 %1    | N/A        | < 0.2 %2              |
| Power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14 μW                 | 211 μW                | 14.9 mW     | 33.7 μW    | 15.8 mW    | 1.9 mW     | 84 μW      | 760 μW                |
| FoM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.87                  | 138.6                 | 20.9        | 0.175      | 1765       | 125        | 283        | 74                    |

TABLE I

PERFORMANCE SUMMARY OF THE PROPOSED CDC IN COMPARISON WITH STATE-OF-THE-ART DESIGNS
FOR WHICH THERMAL STABILITY IS REPORTED

<sup>3</sup>The FoM is calculated based the well-accepted equation for Analog-to-Digital converters, as shown:  $FOM = \frac{Pt_{conv}}{2^{ENOB}}$ , where ENOB is defined

as: ENOB (bits) = 
$$\left(20\log_{10} \frac{\Delta C_{\text{max}}}{2\sqrt{2}\sigma_{\text{rms}}} - 1.76\right)/6.02$$
.

during the whole measurement using the Pt100 thermometer. The relative humidity is kept at  $50\% \pm 1\%$ .

During the measurement, the bitstream of CDC was decimated by a Sinc4 filter and then stored. The result does not show any appreciable drift [Fig. 17(a)]. The frequency spectrum of these results, obtained using an FFT, is shown in Fig. 17(b). To verify the effectiveness of chopper, the same measurement was repeated without enabling the chopper. As can be seen from Fig. 17(b), the chopper effectively reduces the 1/f noise corner without altering the thermal noise level. The measured the 1/f noise corner with all the choppers enabled is below 200  $\mu$ Hz, corresponding to an hour-long time interval.

# E. Absolute Accuracy

The absolute accuracy of the CDC is measured by applying discrete input capacitors in the range from 6 to 22 pF to ten samples of the chip (from one wafer). For each measurement, the discrete capacitors were calibrated using a precision capacitance meter with <0.1% absolute inaccuracy [32]. For illustration, Fig. 18(a) only shows the measurement results of three chips (chip 1, 2, and 3), each with the corresponding calibration results (Cap meter 1, 2, and 3). Fig. 18(b) shows the measurement error of all the ten chips, calculated as the difference between the chip measurement results and calibration results. All chips exhibit a very similar systematic offset



Fig. 19. Variation in the output of different chips measuring the same test capacitor with and without chopping.

and gain error. To eliminate these, a two-point calibration is performed for only one chip and the result is applied to all other chips. As shown in Fig. 18(c), the inaccuracy after this batch calibration is within  $\pm 25$  fF across the entire capacitance range (6 to 22 pF), which is less than  $\pm 0.2\%$ . The residual errors could be related to signal-dependent charge injection, which is not completely compensated by the precision techniques applied and causes non-linearity. The sample-to-sample variation is within  $\pm 0.1\%$ .

<sup>&</sup>lt;sup>1</sup>The accuracy is achieved by individual factory calibration and the accuracy is validated at 25 °C across the capacitance range from 13 pF to 21 pF.

<sup>&</sup>lt;sup>2</sup> The accuracy is achieved by a two-point batch calibration, i.e. by calibrating one chip and then applying the result to all other chips across the range of 6 pF to 22 pF. The performance is also validated at 25 °C. However, since the tolerance of the thermal drift of the CDC is within 10 ppm at all temperatures (20 °C to 70 °C) according to Fig. 6-18, it is expected that similar accuracy can be achieved at different temperatures without the need of extra calibration.

To quantify the effectiveness of the chopping techniques employed, one capacitor is measured using different chips both with and without enabling the choppers (including the choppers of the RIC and the system-level chopper). Fig. 19 shows the measurement results, from which the effectiveness of the choppers can be clearly seen. Without chopping, the chip-to-chip variation is around 1%. When chopping is applied, this reduces to below 0.1%.

A performance summary and comparison is provided in Table I. Compared to other CDCs for which thermal stability is reported, the proposed CDC represents a significant improvement in thermal stability and has comparable energy efficiency.

#### VI. CONCLUSION

A precision CDC has been designed and implemented in a 0.35- $\mu$ m CMOS technology. The CDC is based on a charge-balancing  $\Delta \Sigma$  modulator. To achieve high precision and thermal stability, the sensor capacitance is compared with external resistive and time references, as they are more precise and stable than capacitive references. To deal with various error sources that may degrade the precision, various circuit techniques, such as chopping and AZ, are employed at both system level and circuit level. Measurements of the prototype chip show that the entire system can measure capacitance with an rms resolution of 42 aF in a capacitance range of 6 to 22 pF, corresponding to an ENOB of 16.7 bit. Furthermore, the CDC demonstrates a thermal stability of better than  $\pm 7.5$  ppm/°C and an absolute inaccuracy (after a two-point batch calibration) within  $\pm 25$  fF across the entire measurement range. The CDC measures capacitance at a speed of 10.5 ms/sample, while consuming a total power of 760 µW from 3.3-V supply. Compared to the state of the art, this CDC represents a significant improvement in stability, making it a suitable candidate for applications such as precision displacement measurement.

#### REFERENCES

- L. K. Baxter, Capacitive Sensors: Design and Applications. New York, NY, USA: IEEE Press, 1997.
- [2] Z. Tan, S. H. Shalmany, G. C. M. Meijer, and M. A. P. Pertijs, "An energy-efficient 15-bit capacitive-sensor interface based on period modulation," *IEEE J. Solid-State Circuits*, vol. 47, no. 7, pp. 1703–1711, Jul. 2012.
- [3] Y. He, Z.-Y. Chang, L. Pakula, S. H. Shalmany, and M. A. P. Pertijs, "27.7 A 0.05 mm<sup>2</sup> 1V capacitance-to-digital converter based on period modulation," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2015, pp. 1–3.
- [4] Z. Tan, R. Daamen, A. Humbert, Y. V. Ponomarev, Y. Chae, and M. A. P. Pertijs, "A 1.2 V 8.3 nJ CMOS humidity sensor for RFID applications," *IEEE J. Solid-State Circuits*, vol. 48, no. 10, pp. 2469–2477, Oct. 2013.
- [5] X. Sha, K. Makinwa, and S. Nihtianov, "A capacitance-to-digital converter for displacement sensing with 17b resolution and 20 μs conversion time," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2012, pp. 198–200.
- [6] S. Oh, W. Jung, K. Yang, D. Blaauw, and D. Sylvester, "15.4b incremental sigma-delta capacitance-to-digital converter with zoom-in 9b asynchronous SAR," in *Symp. VLSI Circuits Dig. Tech. Paper*, Honolulu, HI, USA, Jun. 2014, pp. 1–2.
- [7] K. Tanaka, Y. Kuramochi, T. Kurashina, A. Matsuzawa, and K. Okada, "A 0.026 mm<sup>2</sup> capacitance-to-digital converter for biotelemetry applications using a charge redistribution technique," in *Proc. IEEE Asian Solid-State Circuits Conf. (ASSCC)*, Nov. 2007, pp. 244–247.

- [8] S. Oh et al., "A dual-slope capacitance-to-digital converter integrated in an implantable pressure-sensing system," IEEE J. Solid-State Circuits, vol. 50, no. 7, pp. 1581–1591, Jul. 2015.
- [9] W. Jung, S. Jeong, S. Oh, D. Sylvester, and D. Blaauw, "27.6. A 0.7 pF-to-10 nF fully digital capacitance-to-digital converter using iterative delay-chain discharge," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Aug. 2015, pp. 1–3.
- [10] A. A. Helmy et al., "A self-sustained CMOS microwave chemical sensor using a frequency synthesizer," *IEEE J. Solid-State Circuits*, vol. 47, no. 10, pp. 2467–2483, Oct. 2012.
- [11] C.-L. Dai, "A capacitive humidity sensor integrated with micro heater and ring oscillator circuit fabricated by CMOS–MEMS technique," Sens. Actuators B, Chem., vol. 122, pp. 375–380, Mar. 2007.
- [12] K. Lasanen and J. Kostamovaara, "A 1.2-V CMOS RC oscillator for capacitive and resistive sensor applications," *IEEE Trans. Instrum. Meas.*, vol. 57, no. 12, pp. 2792–2800, Dec. 2008.
- [13] R. Yang and S. Nihtianov, "Noise analysis and characterization of a charge-balancing-based capacitive sensor interface with a resistive reference," in *Proc. IEEE Int. Instrum. Meas. Conf. (I2MTC)*, May 2014, pp. 1182–1186.
- [14] ÎET Labs, Inc. GenRad 1404 Series Primary Standard Capacitors DataSheet. Accessed on 2013. [Online]. Available: http://www.ietlabs.com/1404.htm
- [15] Vishay. Datasheet: Ultra High Precision Z-Foil Through-Hole Resistor With TCR of ±0.05 ppm/°C, Tolerance of ± 0.005% (50 ppm), Load Life Stability of ±0.005%. Accessed on 2013. [Online]. Available: www.vishayfoilresistors.com
- [16] IQD Frequency Products. Product Datasheet: Quartz Crystal Oscillator HC 49/4H. Accessed on 2013. [Online]. Available: www.iqdfrequencyproducts.com
- [17] R. Yang and S. Nihtianov, "A time/resistor-referenced capacitive sensor interface for displacement measurement in the sub-nanometer range," in *Proc. Int. Symp. Ind. Electron. (ISIE)*, May 2013, pp. 1–5.
- [18] R. Yang, M. A. P. Pertijs, S. Nihtianov, and P. Haak, "Capacitive sensor interface with precision references," in *Proc. Int. Conf. Ind. Technol. (ICIT)*, Mar. 2014, pp. 358–390.
- [19] A. Heidary and G. C. M. Meijer, "Features and design constraints for an optimized SC front-end circuit for capacitive sensors with a wide dynamic range," *IEEE J. Solid-State Circuits*, vol. 43, no. 7, pp. 1609–1616, Jul. 2008.
- [20] M. A. P. Pertijs and Z. Tan, "Energy-efficient capacitive sensor interfaces," in *Nyquist AD Converters, Sensor Interfaces, and Robustness*, A. H. M. van Roermund, A. Baschirotto, and M. Steyaert, Eds. Dordrecht, The Netherlands: Springer, Oct. 2012, pp. 129–147.
- [21] S. Pavan, R. Schreier, and G. C. Temes, Understanding Delta-Sigma Data Converters. Hoboken, NJ, USA: Wiley, 2004.
- [22] R. Schreier, J. Silva, J. Steensgaard, and G. C. Temes, "Design-oriented estimation of thermal noise in switched-capacitor circuits," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 11, pp. 2358–2368, Nov. 2005.
- [23] J. Markus, "Higher-order incremental delta-sigma analog-to-digital converters," Ph.D. dissertation, Dept. Meas. Inf. Syst., Budapest Univ. Technol. Econ., Budapest, Hungary, 2005.
- [24] M. A. P. Pertijs, A. Niederkorn, X. Ma, B. McKillop, A. Bakker, and J. H. Huijsing, "A CMOS smart temperature sensor with a 3 σ inaccuracy of ±0.1°C from -55 °C to 125 °C," *IEEE J. Solid-State Circuits*, vol. 40, no. 2, pp. 454–461, Feb. 2005.
- [25] M. A. P. Pertijs, Precision Temperature Sensors in CMOS Technology. Dodrecht, The Netherlands: Springer, 2006.
- [26] A. Bakker, K. Thiele, and J. H. Huijsing, "A CMOS nested-chopper instrumentation amplifier with 100-nV offset," *IEEE J. Solid-State Circuits*, vol. 35, no. 12, pp. 1877–1883, Dec. 2000.
- [27] K. Bult and G. J. G. M. Geelen, "A fast-settling CMOS OP AMP for SC circuits with 90-dB DC gain," *IEEE J. Solid-State Circuits*, vol. 25, no. 6, pp. 1379–1384, Dec. 1990.
- [28] B. Razavi, Design of Analog CMOS Integrated Circuits. New York, NY, USA: McGraw-Hill, 2002.
- [29] Y. Chae and G. Han, "Low voltage, low power, inverter-based switched-capacitor delta-sigma modulator," *IEEE J. Solid-State Circuits*, vol. 44, no. 2, pp. 458–472, Feb. 2009.
- [30] O. Choksi and L. R. Carley, "Analysis of switched-capacitor common-mode feedback circuit," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 50, no. 12, pp. 906–917, Dec. 2003.
- [31] F. A. Amoroso, A. Pugliese, G. Cappuccino, and G. Cocorullo, "Efficient switched-capacitor common-mode feedback circuit for high-speed lowpower amplifiers," *Electron. Lett.*, vol. 44, no. 21, pp. 1225–1226, Oct. 2008.

[32] INC. A.-H. Datasheet: AH 2700a Ultra-Precision Capacitance/Loss Bridge. Accessed on 2013. [Online]. Available: http://www.andeen-hagerling.com/

- [33] Austriamicrosystem, Datashet: 0.35 m CMOS C35B4C3. Accessed on 2013. [Online]. Available: http://www.ams.com
- [34] P. Bruschi, N. Nizza, and M. Piotto, "A current-mode, dual slope, integrated capacitance-to-pulse duration converter," *IEEE J. Solid-State Circuits*, vol. 42, no. 9, pp. 1884–1891, Sep. 2007.
   [35] Analog Devices. AD 7745, 24-Bit Capacitance-to-Digital Converter
- [35] Analog Devices. AD 7745, 24-Bit Capacitance-to-Digital Converter With Temperature Sensor. Accessed on 2014. [Online]. Available: www.analog.com
- [36] N. Nizza, M. Dei, F. Butti, and P. Bruschi, "A low-power interface for capacitive sensors with PWM output and intrinsic low pass characteristic," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 60, no. 6, pp. 1419–1431, Jun. 2013.



Michiel A. P. Pertijs (S'99–M'06–SM'10) received the M.Sc. (*cum laude*) and Ph.D. (*cum laude*) degrees in electrical engineering from the Delft University of Technology, Delft, The Netherlands, in 2000 and 2005, respectively.

From 2005 to 2008, he was with National Semiconductor, Delft, where he designed precision operational amplifiers and instrumentation amplifiers. From 2008 to 2009, he was a Senior Researcher with the imec/Holst Centre, Eindhoven, The Netherlands. In 2009, he joined the Electronic Instrumentation

Laboratory, Delft University of Technology, where he is currently an Associate Professor. He heads a research group focusing on integrated circuits for medical ultrasound and energy-efficient smart sensors. He has authored or coauthored over two books, three book chapters, 12 patents, and over 80 technical papers.

Dr. Pertijs was a recipient of the ISSCC 2005 Jack Kilby Award for Outstanding Student Paper and the JSSC 2005 Best Paper Award. For his Ph.D. research on high-accuracy CMOS smart temperature sensors, he received the 2006 Simon Stevin Gezel Award from the Dutch Technology Foundation STW. He served on the program committees of International Solid-State Circuits Conference, the European Solid-State Circuits Conference, and the IEEE Sensors Conference. In 2014, he was elected as a Best Teacher of the EE program at Delft University of Technology. He is an Associate Editor of the IEEE JOURNAL OF SOLID-STATE CIRCUITS.



**Stoyan Nihtianov** (M'93–SM'98) received the M.Sc. and Ph.D. degrees in electronics from Technical University, Sofia, Bulgaria, in 1980 and 1987, respectively.

From 1987 to 1995, he was an Associate Professor with Technical University, Sofia, where he was teaching and researching in the field of smart sensors and sensor systems. From 1995 to 2000, he was with the Laboratory of Electronics, Delft University of Technology (TU Delft), Delft, The Netherlands, where he was a Senior Research Fellow engaged in

the research and development of methods and electronic equipment for nondestructive testing. Since 2000, he has been a Senior Research Fellow with the high-tech company ASML, The Netherlands. Since 2003, he has been a part-time Professor with the Electronics Instrumentation Laboratory, TU Delft, leading a research group working on industrial electronic instrumentation. He has authored or co-authored more than three books and four book chapters, more than 150 peer-reviewed journal and conference scientific papers in the field of sensors and sensor interface electronics, and holds 21 patents.

Dr. Nihtianov served as a Chair of the Technical Committee on MEMS and Nanotechnology of the Industrial Electronics Society from 2013 to 2014. He is an AdCom Member of the IEEE Industrial Electronics Society and represents this society in the IEEE Sensors Council. He has been a member of the technical program committees of the IES flagship conferences: IECON, ISIE, and ICIT. He is an Associate Editor of the IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS and a Topical Editor of the IEEE SENSORS INTERFACE ELECTRONICS.



Ruimin Yang received the B.Sc. degree in electronic science and technology from Southeast University, Nanjing, China, in 2007, and the M.Sc. and Ph.D. degrees in microelectronics from Delft University of Technology, Delft, The Netherlands, in 2009 and 2014, respectively.

His current research interests include highprecision and low-power sensor systems for industrial applications.